General information
Organisation
The French Alternative Energies and Atomic Energy Commission (CEA) is a key player in research, development and innovation in four main areas :
• defence and security,
• nuclear energy (fission and fusion),
• technological research for industry,
• fundamental research in the physical sciences and life sciences.
Drawing on its widely acknowledged expertise, and thanks to its 16000 technicians, engineers, researchers and staff, the CEA actively participates in collaborative projects with a large number of academic and industrial partners.
The CEA is established in ten centers spread throughout France
Reference
SL-DRT-25-0713
Direction
DRT
Thesis topic details
Category
Technological challenges
Thesis topics
Reliability of RF GaN transistors for 5G millimeter Wave applications
Contract
Thèse
Job description
Gallium Nitride components are very good candidates for power amplification at Millimeter Wave frequencies such as 5G (~30GHz), due to their power density and energy efficiency. However, these technologies are commonly integrated on Silicon Carbide substrates, which are thermally efficient but expensive and have small diameters. CEA-LETI's GaN/Si technology provides world-class performance in Ka band, with power densities competing with GaN/SiC technologies. These devices, fabricated on 200mm Si substrates, are compatible with Silicon clean rooms and promise greater available volumes and lower costs. Furthermore, the Silicon-like back-end levels offer possibilities for dense heterogeneous integration with digital circuits, paving the way towards heterogeneous RF Integrated Circuits (RFICs).
However, few studies exist nowadays on the degradation mechanisms tied to these specific components with CMOS-compatible process: advanced barriers, in-situ MIS gates, ohmic contacts, etc... It is mandatory to know and master these effects to qualify the technology as well as better understand the device weaknesses and limitations.
The goal of this PhD is to evaluate the parasitic memory effects as well as the transistor aging under operational conditions using DC and RF measurements, linked to the device physics. The transistors will be subjected to various electrical stress conditions to model their DC & RF degradation: trapping effects measurements (BTI, DCTS), influence of the process and gate technology (Schottky vs MIS), the electrical confinement inside the structure (GaN:C, AlGaN back-barrier, etc…). Time Dependent Dielectric Breakdown (TDDB) measurements will be made on MIS gates from DC to RF domain, to study the time to breakdown increase with input signal frequency, in a similar manner than gate dielectrics in CMOS devices. Finally, electrical stresses in DC and RF conditions (RF CW stresses) will be performed to evaluate and model the transistor degradation under operational conditions.
University / doctoral school
Ecole Doctorale des Sciences Physiques et de l’Ingénieur
Bordeaux
Thesis topic location
Site
Grenoble
Requester
Position start date
01/10/2025
Person to be contacted by the applicant
DIVAY Alexis
alexis.divay@cea.fr
CEA
DRT/DCOS//LTA
17 Avenue des Martyrs, 38000 Grenoble
04.38.78.47.52
Tutor / Responsible thesis director
SAYSSET-MALBERT Nathalie
nathalie.malbert@ims-bordeaux.fr
CNRS
IMS Laboratory, UMR CNRS 5218
351 Cours de la libération, 33405 Talence cedex, France
0540002859
En savoir plus
https://www.linkedin.com/in/alexis-divay-rf/
https://cea.hal.science/LETI/cea-04539880v1