Pause
Read
CEA vacancy search engine

LLM-Assisted Generation of Functional and Formal Hardware Models


Thesis topic details

General information

Organisation

The French Alternative Energies and Atomic Energy Commission (CEA) is a key player in research, development and innovation in four main areas :
• defence and security,
• nuclear energy (fission and fusion),
• technological research for industry,
• fundamental research in the physical sciences and life sciences.

Drawing on its widely acknowledged expertise, and thanks to its 16000 technicians, engineers, researchers and staff, the CEA actively participates in collaborative projects with a large number of academic and industrial partners.

The CEA is established in ten centers spread throughout France
  

Reference

SL-DRT-26-0583  

Direction

DRT

Thesis topic details

Category

Technological challenges

Thesis topics

LLM-Assisted Generation of Functional and Formal Hardware Models

Contract

Thèse

Job description

Modern hardware systems, such as RISC-V processors and hardware accelerators, rely on functional simulators and formal verification models to ensure correct, reliable, and secure operation. Today, these models are mostly developed manually from design specifications, which is time-consuming and increasingly difficult as hardware architectures become more complex.

This PhD proposes to explore how Large Language Models (LLMs) can be used to assist the automatic generation of functional and formal hardware models from design specifications. The work will focus on defining a methodology that produces consistent and executable models while increasing confidence in their correctness. To achieve this, the approach will combine LLM-based generation with feedback from simulation and formal verification tools, possibly using reinforcement learning to refine the generation process.

The expected outcomes include a significant reduction in manual modeling effort, improved consistency between functional and formal models, and experimental validation on realistic hardware case studies, particularly RISC-V architectures and hardware accelerators.

University / doctoral school


Paris-Saclay

Thesis topic location

Site

Saclay

Requester

Position start date

01/10/2026

Person to be contacted by the applicant

ANDRIAMISAINA Caaliph caaliph.andriamisaina@cea.fr
CEA
DRT/DSCIN/DSCIN/LECA
Paris-Saclay Campus - Nano-INNOV Bât. 862-PC94
F-91191 Gif-sur-Yvette Cedex
+33 (0) 1 69 08 00 80

Tutor / Responsible thesis director

ASAVOAE Mihail Mihail.Asavoae@cea.fr
CEA
DRT/DSCIN/DSCIN/LECA
CEA Saclay Nano-INNOV
DCSIN - Point Courrier 172
Gif-sur-Yvette 91191
0169080037

En savoir plus