Pause
Read
CEA vacancy search engine

Modeling and characterization of CFET transistors for enhanced electrical performance


Thesis topic details

General information

Organisation

The French Alternative Energies and Atomic Energy Commission (CEA) is a key player in research, development and innovation in four main areas :
• defence and security,
• nuclear energy (fission and fusion),
• technological research for industry,
• fundamental research in the physical sciences and life sciences.

Drawing on its widely acknowledged expertise, and thanks to its 16000 technicians, engineers, researchers and staff, the CEA actively participates in collaborative projects with a large number of academic and industrial partners.

The CEA is established in ten centers spread throughout France
  

Reference

SL-DRT-26-0439  

Direction

DRT

Thesis topic details

Category

Technological challenges

Thesis topics

Modeling and characterization of CFET transistors for enhanced electrical performance

Contract

Thèse

Job description

Complementary Field Effect Transistors (CFETs) represent a new generation of vertically stacked CMOS devices, offering a promising path to continue transistor miniaturization and to meet the requirements of high-performance computing.

The objective of this PhD work is to study and optimize the strain engineering of the transistor channel in order to enhance carrier mobility and improve the overall electrical performance of CFET devices. The work will combine numerical modeling of technological processes using finite element methods with experimental characterization of crystalline deformation through transmission electron microscopy coupled with precession electron diffraction (TEM-PED).

The modeling activity will focus on predicting strain distributions and their impact on electrical properties, while accurately accounting for the complexity of the technological stacks and critical fabrication steps such as epitaxy. In parallel, the experimental work will aim to quantify strain fields using TEM-PED and to compare these results with simulation outputs.

This research will contribute to the development of dedicated modeling tools and advanced characterization methodologies adapted to CFET architectures, with the goal of improving spatial resolution, measurement reproducibility, and the overall understanding of strain mechanisms in next-generation transistors.

University / doctoral school

Electronique, Electrotechnique, Automatique, Traitement du Signal (EEATS)
Université Grenoble Alpes

Thesis topic location

Site

Grenoble

Requester

Position start date

01/10/2026

Person to be contacted by the applicant

JARJYES Sylvie sylvie.jarjayes@cea.fr
CEA
DRT/CEAGRE
71 avenue des Martyrs 38000 Grenoble
04.38.78.46.68

Tutor / Responsible thesis director

BARRAUD Sylvain
CEA
DRT

En savoir plus