Pause
Read
CEA vacancy search engine

Electrical characterization and optimization of III-V HBT on Si for 6G and datacom applications


Thesis topic details

General information

Organisation

The French Alternative Energies and Atomic Energy Commission (CEA) is a key player in research, development and innovation in four main areas :
• defence and security,
• nuclear energy (fission and fusion),
• technological research for industry,
• fundamental research in the physical sciences and life sciences.

Drawing on its widely acknowledged expertise, and thanks to its 16000 technicians, engineers, researchers and staff, the CEA actively participates in collaborative projects with a large number of academic and industrial partners.

The CEA is established in ten centers spread throughout France
  

Reference

SL-DRT-26-0663  

Direction

DRT

Thesis topic details

Category

Technological challenges

Thesis topics

Electrical characterization and optimization of III-V HBT on Si for 6G and datacom applications

Contract

Thèse

Job description

As digital content demand surges, 6G systems face major challenges, particularly in developing power amplifiers for Sub-THz frequencies. These frequencies promise ultra-high data rates but push the limits of current silicon technology. In AI datacenters, optical communication between GPUs is a must to reduce the total energy usage, compared to classical wiring. The highest speed devices are then needed in photodetectors & lasers’ electrical drivers. InP-based Heterojunction Bipolar Transistors (HBTs) on large silicon substrates offer a promising solution, combining high-speed performance with minimal system losses. This technology comes with the challenges of integrating III-V layers with CMOS-compatible processes while allowing promising new device architectures, for both electrical parasitics reduction and self-heating management.
This PhD program aims to guide Leti’s III-V HBT on Si developments to optimize the device architecture and increase the RF performance.
In this program the student will:
Perform electrical characterization of various device geometries and technological splits through DC and RF measurements such as IV, thermal analysis, S-parameters and possibly Load-Pull.
Simulate key parasitics and new device architectures to understand device limitations
Collaborate closely with process engineers to link electrical results with fabrication choices and guide device optimization

University / doctoral school


Thesis topic location

Site

Grenoble

Requester

Position start date

01/10/2026

Person to be contacted by the applicant

DIVAY Alexis alexis.divay@cea.fr
CEA
DRT/DCOS//LTA
17 Avenue des Martyrs, 38000 Grenoble
04.38.78.47.52

Tutor / Responsible thesis director





En savoir plus